# New switched-capacitor multilevel converter with reduced elements 

Amir Gallaj ${ }^{1}$, Mojtaba Beiraghi ${ }^{1, *}$, Jaber Fallah Ardashir ${ }^{2}$, and Reza Ghanizadeh ${ }^{1}$<br>${ }^{1}$ Department of Electrical Engineering, Urmia Branch, Islamic Azad University, Urmia, Iran<br>${ }^{2}$ Department of Electrical Engineering, Islamic Azad University of Tabriz, Tabriz, Iran<br>* Corresponding author: beiraghi@iaurmia.ac.ir

Manuscript received 31 August, 2019; revised 15 February, 2020, accepted 16 February, 2020. Paper no. JEMT-1908-1193.


#### Abstract

This paper presents a new switched-capacitor multilevel converter (SCMC), which is able to produce any levels at output voltage waveform. This topology can increase the value of input dc voltage sources using the switched-capacitor units. In the proposed SCMC topology, as the numbers of switched-capacitor unit increase, the voltage gain and the number of generated levels is increased. The main merit of proposed SCMC topology is an inherent voltage balancing of capacitors. The proposed SCMC structure is compared with traditional multilevel converters. The comparison results verify that the presented SCMC structure needs lower dc voltages sources, switches, and capacitors. The mathematical analysis of standing voltage on switches and different kinds of power losses are provided. In order to verify the performance of the presented SCMC topology, the experimental results for a typical 13-level converter are provided. © 2020 Journal of Energy Management and Technology


keywords: Multilevel converter, Switched-capacitor, Standing Voltage, Power losses, Voltage balancing.
http://dx.doi.org/10.22109/jemt.2020.199538.1193

## NOMENCLATURE

$V_{s w}$ Voltage on switches.
$N_{\text {step,sym }}$ Index for hub's input energy carrier.
$N_{\text {step,asym }}$ The number of produced steps using the asymmetric method.
$y$ The numbers used switched-capacitor units in each side of SCMC.
$P_{c, I G B T}$ Conduction losses of IGBT.
$P_{c, \text { anti }}$ Conduction losses of antiparallel diode.
$V_{\text {on,IGBT }}$ On-state voltage drop of IGBT.
$V_{o n, a n t i}$ On-state voltage drop of the antiparallel diode.
$R_{I G B T}$ Resistance of IGBT and an antiparallel diode.
$R_{\text {anti }}$ Resistance of antiparallel diode.
$N_{\text {on,IGBT }}$ The number of on-state IGBTs in the current path.
$N_{\text {on,anti }}$ The number of on-state antiparallel diodes in current path.
$E_{o n}$ The energy losses during the on the state of a typical switch.
$E_{o f f}$ The energy losses during the off state of a typical switch.
$P_{s w, o f f}$ The switching losses during turn-off.
$P_{s w, o n}$ The switching losses during turn-on.
$t_{o n}$ Turning on time of switches.
$t_{o f f}$ Turning off time of switches.
$N_{o n}$ The number of on state switch.
$N_{o f f}$ The number of off state switch.
$P_{\text {ripple }}$ The ripple losses of capacitors.
$N_{s w}$ Number of switches.
$N_{\text {cap }}$ Number of capacitors.
$N_{d}$ Number of diodes.
$N_{d c}$ Number of dc voltage sources.
$P_{\text {out }}$ Output power.
$P_{\text {in }}$ Input power.
$\eta$ Efficiency.

## 1. INTRODUCTION

In the recent decade, multilevel converters topologies and their applications in the industry have been extensively studied by the researchers. In order to overcome the disadvantages of two and three-level converters such as higher THD of output voltage and voltage on switches, the researchers have been worked on multilevel converters [1-3]. Firstly, traditional multilevel converters were proposed which have been called:

- Flying capacitor multilevel converter (FC)
- Neutral point clamped multilevel converter (NPC)
- Cascade H-bridge multilevel converter (CHB)

FC topology includes back to back connected capacitors along with power switches. In this circuit, as the number of levels increases, the number of used switches, capacitors, and the value of the voltage on switches is increased. Also, the balancing voltage on capacitors is the most important disadvantage of FC topology [4, 5]. In order to improve the disadvantages of FC topology, an improved double flying capacitor multilevel converter has been presented in [6]. The doubling of generated levels is the main merit of this structure and the voltage rating on switches is a fraction of the voltage of the main DC link. However, this topology requires a large number of capacitors and the number of switches in the current path is high.

NPC multilevel converter comprises of switches, diodes, and input dc-link capacitors along with an input dc voltage source. Using a large number of elements and complicated switching strategies are the main demerits of NPC topology [7]. The CHB topology is designed with separated dc voltage sources along with power switches. In this structure, the number of on switches in the current path is high, which increases the power losses. In addition, the number of used dc voltage sources is high, which increases the circuit size and cost [8,9]. It is noticeable that the conventional topologies cannot boost the value of input dc voltage source.

For improving the CHB topology, several topologies have been studied in [10-16]. Switched-ladder based multilevel converters have been illustrated in [10-13], which comprises of ladder form bidirectional switches and dc voltage sources. In these structures, as the number of bidirectional switches increases, the voltage on the switches is increased. Then, these structures have been recommended for low voltage applications. Another multilevel converter topology has been illustrated in [14]. This topology is based on the cascaded connection of several similar basic units along with an H-bridge at the output. This topology requires many numbers of components and its voltage on switches is high. The other two topologies for multilevel converter have been presented in [15, 16], which utilize a large number of switches and dc voltage sources. It should be mentioned that the proposed multilevel converters in [10-16] are unable to increase the amplitude of input dc voltage source.

For renewable energy sources such as photovoltaic systems, several high voltage gain multilevel converters have been recommended in [17-20]. Two switched-capacitor multilevel converters based on the series-parallel connection of switchedcapacitors have been illustrated in [17, 18]. The proposed switched-capacitor topology in [17] can be used in bidirectional power flow applications. However, the proposed topology in [18] is usable in unidirectional power flow applications and cannot be used in inductive load. In these structures, as one capacitor is added, two levels are increased in output voltage waveform. Then, these structures require higher capacitors for generating many numbers of levels, which is an important disadvantage. Another generalized topology of the hybrid switchedcapacitor multilevel converter has been studied in [19]. This structure needs higher numbers of dc voltage sources. The capability of voltage boosting and the inherent voltage balancing of capacitors is the main merits of proposed topologies in [17-19].

In order to overcome the demerits of proposed multilevel converters in [10-20] and conventional topologies, a new switchedcapacitor based multilevel converter is illustrated in this paper. The performance of proposing basic structure is studied in section 2. In section 3, the proposed switched-capacitor multilevel converter is analyzed. The mathematical analysis of voltage on switches and power losses are illustrated in sections 4 and 5,


Fig. 1. (a) The topology of switched-capacitor dc-dc converter, (b) current path in the first operation mode, (c) current path in the second operation mode.
respectively. In order to investigate the advantages of proposed topology, comparison results are presented in section 6. Finally, the operation of the proposed SCMC structure is validated using the experimental results of a 13 -level converter.

## 2. PROPOSED BASIC UNIT FOR SWITCHEDCAPACITOR MULTILEVEL CONVERTER

Fig. 1 illustrates the topology of the conventional switchedcapacitor DC-DC converter, which includes one input dc voltage source, three unidirectional switches along with a capacitor. This converter has two operation modes. When the switches S and P are turned on, the dc voltage source will be in parallel with the capacitor and the capacitor is charged to $V_{d c}$. in this state, the output voltage is equal to $V_{d c}$. in the second mode, the switch T is turned on and the capacitor will be discharged. In this mode, the value of the output voltage will be $2 V_{d c}$. Then, the topology of the conventional switched-capacitor DC-DC converter can produce two positive levels ( $+V_{d c},+2 V_{d c}$ ) and increase the value of input voltage.

Fig. 2 indicates be basic unit of presented multilevel converter. This structure comprises two switched-capacitor dc-dc units along with six switches ( $K_{1}, K_{2}, K_{3}, K_{4}, K_{5}, K_{6}$ ). The used dc voltage sources have been named $V_{d c, 1}$ and $V_{d c, 2}$. Moreover, the used capacitors have been named $C_{1}$ and $C_{1}$. Table 1 illustrate the switching states and charging or discharging of capacitors for generating all possible steps. In order to clarify the switching states of the proposed basic unit for generating the levels, the current path of four levels is indicated in Fig. 3. Fig. 3(a) illustrates the current path for generating step zero. In this step, the switches $K_{2}, K_{5}, K_{3}, S_{1}, P_{1}, M_{1}$, and $N_{1}$ are turned on and the capacitors $C_{1}$ and $\dot{C}_{1}$ are charged. The current path for producing step $+2 V_{d c, 1}$ is shown in Fig. 3(b). Based on this figure, the switches $K_{2}, K_{6}, K_{4}, T_{1}, M_{1}, N_{1}$ are in ON state and the capacitor $\dot{C}_{1}$ are charged. In Fig. 3(c), when the switches $K_{1}, K_{6}, K_{3}, S_{1}, P_{1}, M_{1}, N_{1}$ are turned on, the capacitors $C_{1}$ and $C_{1}$ are charged and the output voltage will be $+V_{d c, 2}$. According to Fig. 3(d), it is clear that the switches $K_{2}, K_{6}, K_{3}, T_{1}, X_{1}$ should be turned on for producing the step $+\left(2 V_{d c}, 2+2 V_{d c, 1}\right)$. In the presented basic unit, the voltage on the switches is obtained using the following equations:

$$
\begin{gather*}
V_{K 1}=V_{K 2}=2 V_{d c, 1}  \tag{1}\\
V_{K 3}=V_{K 4}=2 V_{d c, 2}  \tag{2}\\
V_{K 5}=V_{K 6}=2\left(V_{d c, 1}+V_{d c, 2}\right)  \tag{3}\\
V_{S 1}=V_{T 1}=V_{P 1}=V_{d c, 1}  \tag{4}\\
V_{M 1}=V_{X 1}=V_{N 1}=V_{d c, 2} \tag{5}
\end{gather*}
$$



Fig. 2. The topology of proposed basic structure of high voltage gain multilevel converter.

The total value of the voltage on switches of proposed basic unit topology is equal to:

$$
\begin{equation*}
V_{s w}=11\left(V_{d c, 1}+V_{d c, 2}\right) \tag{6}
\end{equation*}
$$

Table 1. ON-state switches and charging capacitors of the proposed basic structure of high voltage gain multilevel converter

| No. | ON Switches | Charging Capacitors | $V_{o}$ |
| :---: | :---: | :---: | :---: |
| 1 | $K_{2}, K_{5}, K_{3}, S_{1}, P_{1}, M_{1}, N_{1}$ | $C_{1}$ and $C_{1}$ | 0 |
| 2 | $K_{2}, K_{6}, K_{4}, S_{1}, P_{1}, M_{1}, N_{1}$ | $C_{1}$ and $C_{1}$ | $+V_{d c, 1}$ |
| 3 | $K_{2}, K_{6}, K_{4}, T_{1}, M_{1}, N_{1}$ | C1 | $+2 V_{d c, 1}$ |
| 4 | $K_{1}, K_{6}, K_{3}, S_{1}, P_{1}, M_{1}, N_{1}$ | $C_{1}$ and $C_{1}$ | $+V_{d c, 2}$ |
| 5 | $K_{1}, K_{6}, K_{3}, S_{1}, P_{1}, X_{1}$ | $C_{1}$ | $+2 V_{d c, 2}$ |
| 6 | $K_{2}, K_{6}, K_{3}, S_{1}, P_{1}, M_{1}, N_{1}$ | $C_{1}$ and $C_{1}$ | $+\left(V_{d c, 2}+V_{d c, 1}\right)$ |
| 7 | $K_{2}, K_{6}, K_{3}, T_{1}, M_{1}, N_{1}$ | $C_{1}$ | $+\left(V_{d c, 2}+2 V_{d c, 1}\right)$ |
| 8 | $K_{2}, K_{6}, K_{3}, S_{1}, P_{1}, X_{1}$ | $\dot{C}_{1}$ | $+\left(2 V_{d c, 2}+V_{d c, 1}\right)$ |
| 9 | $K_{2}, K_{6}, K_{3}, T_{1}, X_{1}$ | - | $+\left(2 V_{d c, 2}+2 V_{d c, 1}\right)$ |
| 10 | $K_{1}, K_{5}, K_{3}, S_{1}, P_{1}, M_{1}, N_{1}$ | $C_{1}$ and $C_{1}$ | $-V_{d c, 1}$ |
| 11 | $K_{1}, K_{5}, K_{3}, S_{1}, P_{1}, T_{1}$ | $C_{1}$ | $-2 V_{d c, 1}$ |
| 12 | $K_{2}, K_{5}, K_{4}, S_{1}, P_{1}, N_{1}, M_{1}$ | $C_{1}$ and $C_{1}$ | $-V_{d c, 2}$ |
| 13 | $K_{2}, K_{5}, K_{4}, S_{1}, P_{1}, X_{1}$ | $C_{1}$ | $-2 V_{d c, 2}$ |
| 14 | $K_{1}, K_{5}, K_{4}, S_{1}, P_{1}, M_{1}, N_{1}$ | $C_{1}$ and $C_{1}$ | $-\left(V_{d c, 2}+V_{d c, 1}\right)$ |
| 15 | $K_{1}, K_{5}, K_{4}, T_{1}, M_{1}, N_{1}$ | $C_{1}$ | $-\left(2 V_{d c, 1}+V_{d c, 2}\right)$ |
| 16 | $K_{1}, K_{5}, K_{4}, S_{1}, P_{1}, X_{1}$ | $C_{1}$ | $-\left(V_{d c, 1}+2 V_{d c, 2}\right)$ |
| 17 | $K_{1}, K_{5}, K_{4}, X_{1}, T_{1}$ | - | $-\left(2 V_{d c, 2}+2 V_{d c, 1}\right)$ |

## 3. PROPOSED SWITCHED-CAPACITOR MULTILEVEL CONVERTER

The presented basic unit topology can be extended as illustrated in Fig. 4. As shown in this figure, there is y number of switchedcapacitor units on each side. It is important to note that the number of used switched-capacitor units on both sides should be similar. It causes the number of generated levels to be high. The switching and capacitor states for generating all possible levels in the presented SCMC are provided in Table 2. In this topology, the number of produced steps at output voltage waveform is related to the values of two dc voltage sources. The values of dc voltage sources can be adjusted as symmetric and asymmetric. In the asymmetric configuration, the value of dc sources will be selected with equal amplitudes as follows:


Fig. 3. The current path of proposed basic unit for generating the steps, (a) $V_{o}=0$, (b) $V_{o}=+V_{d c, 1}$, (c) $V_{o}=+2 V_{d c, 1}$, (d) $V_{o}=+\left(2 V_{d c}, 2+2 V_{d c, 1}\right)$.

$$
\begin{equation*}
V_{d c, 1}=V_{d c, 2}=V_{d c} \tag{7}
\end{equation*}
$$

Therefore, the number of steps using the symmetric method ( $N_{\text {step,sym }}$ ) will be:

$$
\begin{equation*}
N_{\text {step,sym }}=4 y+1 \tag{8}
\end{equation*}
$$

By neglecting the voltage drop on switches, the voltage on all capacitors will be equal to $V_{d c}$. In other words:

$$
\begin{equation*}
V_{C i}=V_{C^{\prime} i}=V_{d c} \quad i=1, \ldots, y \tag{9}
\end{equation*}
$$

In addition, the values of dc voltage sources using the asym-


Fig. 4. Presented SCMC topology.
metric method will be selected as follows:

$$
\begin{gather*}
V_{d c, 1}=V_{d c}  \tag{10}\\
V_{d c, 2}=(y+2) V_{d c} \tag{11}
\end{gather*}
$$

Therefore, the number of produced steps using the symmetric method ( $N_{\text {step,sym }}$ ) will be:

$$
\begin{equation*}
N_{\text {step,asym }}=4 y+1 \tag{12}
\end{equation*}
$$

Where $y$ is the number of used capacitors in each side. Using this method, the voltage of capacitors will be:

$$
\begin{array}{cr}
V_{C i}=V_{d c} & i=1, \ldots, y \\
V_{C^{\prime} i}=(y+2) V_{d c} & i=1, \ldots, y \tag{14}
\end{array}
$$

It is clear that the number of produced steps by asymmetric method is higher than symmetric method.

## 4. CALCULATION OF STANDING VOLTAGE ON THE SWITCHES OF PROPOSED SCMC

Standing voltage on switches is another important parameter in designing multilevel converter. This parameter effects on the circuit cost.in general, the standing voltage on the switches $K_{1}, K_{2}, K_{3}, K_{4}, K_{5}$ and $K_{6}$ are obtained as follows:

$$
\begin{gather*}
V_{K 1}=V_{K 2}=2 V_{d c, 1}  \tag{15}\\
V_{K 3}=V_{K 4}=2 V_{d c, 2}  \tag{16}\\
V_{K 5}=V_{K 6}=y\left(V_{d c, 1}+V_{d c, 2}\right) \tag{17}
\end{gather*}
$$

Also, the value of standing voltage on other switches of presented SCMC topology will be:

$$
\begin{array}{cc}
V_{S i}=V_{T i}=V_{d c, 1} & i=1,2, \ldots, y \\
V_{P i}=y V_{d c, 1} & i=1,2, \ldots, y \\
V_{M i}=V_{X i}=V_{d c, 2} & i=1,2, \ldots, y \\
V_{N i}=y V_{d c, 2} & i=1,2, \ldots, y \tag{21}
\end{array}
$$

As shown in Eqs. (15)-(21)It is clear that the switches $K_{5}$ and $K_{6}$ withstand a voltage equal to the maximum value of output voltage. However, other switches tolerate a fraction of the maximum value of output voltage. The total value of standing voltage on switches of proposed SCMC is:

$$
\begin{equation*}
V_{s w}=\left(2+\frac{y}{4}+\frac{y}{(y+1)}\right)\left(N_{\text {level }}-1\right) V_{d c} \tag{22}
\end{equation*}
$$

## 5. CALCULATION OF POWER LOSSES OF PROPOSED SCMC

There are three kinds of power losses which created in the presented SCMC topology as follows:

- Conduction losses
- Switching losses
- Ripple losses of capacitors

Each one above mentioned losses is described as follows:

## A. Conduction losses

The conduction losses of an IGBT ( $P_{c, I G B T}$ ) and an antiparallel diode ( $P_{c, \text { anti }}$ ) are calculated as follows [11, 13]:

$$
\begin{gather*}
P_{c, I G B T}=V_{\text {on,IGBT }} I_{o u t}(t)+R_{\text {IGBT }} I^{\beta+1}{ }_{\text {out }}(t)  \tag{23}\\
P_{c, \text { anti }}=V_{\text {on,anti }} I_{\text {out }}(t)+R_{\text {anti }} I^{2}{ }_{\text {out }}(t) \tag{24}
\end{gather*}
$$

$V_{o n, I G B T}$ and $V_{\text {on,anti }}$ are the on-state voltage drop of an IGBT and an antiparallel diode, respectively. In addition, $R_{I G B T}$ and $R_{\text {anti }}$ are the resistance of an IGBT and an antiparallel diode, respectively. Moreover, $\beta$ is a parameter that mentions in the datasheet of transistor. Therefore, conduction losses of switches in the proposed SCMC topology are calculated as follows:

$$
\begin{align*}
& P_{c}=\frac{1}{\pi} \int_{0}^{\pi} N_{\text {on,IGBT }}\left[V_{\text {on,IGBT }} I_{\text {out }}(t)+R_{I G B T} I^{\beta+1}{ }_{\text {out }}(t)\right]+ \\
& N_{\text {on,anti }}\left[V_{\text {on,anti }} I_{\text {out }}(t)+R_{\text {anti }} I_{\text {out }}(t)\right] d(w t) \tag{25}
\end{align*}
$$

$V_{o n, I G B T}, V_{\text {on,anti }}, R_{I G B T}$, and $R_{a n t i}$ are the parameters which are determined by the datasheet of used transistor. $N_{o n, I G B T}$ and $N_{\text {on,anti }}$ are the number of on-state IGBTs and antiparallel diodes in the current path.

## B. Switching losses

In order to calculate the switching losses, the linear approximation of the voltage and current of the switch during OFF-state is used. The energy losses during the on $\left(E_{o n}\right)$ and off $\left(E_{o f f}\right)$ states of a typical switch are calculated by Eqs. (26) and (27):

$$
\begin{gather*}
E_{o n}=\int_{0}^{t_{o n}} V_{s w} \cdot I(t) d(t)=\frac{V_{s w} \cdot I \cdot t_{o n}}{6}  \tag{26}\\
E_{o f f}=\int_{0}^{t_{o f f}} V_{s w} \cdot I(t) d(t)=\frac{V_{s w} \cdot I \cdot t_{o f f}}{6} \tag{27}
\end{gather*}
$$

Using the above equations, the switching losses during turnoff ( $P_{s w, o f f}$ ) and turn-on $\left(P_{s w, o n}\right)$ in the presented SCMC topology are calculated as follows:

$$
\begin{gather*}
P_{o n}=N_{o n} \cdot f \cdot E_{o n}=\frac{N_{o n} \cdot f \cdot V_{s w} \cdot I \cdot t_{o n}}{6}  \tag{28}\\
P_{o f f}=N_{o f f} \cdot f \cdot E_{o f f}=\frac{N_{o f f} \cdot f \cdot V_{s w} \cdot I \cdot t_{o f f}}{6} \tag{29}
\end{gather*}
$$

Where $t_{o n}$ and $t_{o f f}$ are turning ON and OFF time of switches. Also, $N_{o n}$ and $N_{o f f}$ are the numbers of ON and OFF state of the switch during a fundamental cycle $(1 / T)$.

Table 2. ON-state switches and charging capacitors of the proposed basic structure of high voltage gain multilevel converter

| ON Switches | Charging Capacitors | $V_{o}$ |
| :---: | :---: | :---: |
| $K_{2}, K_{5}, K_{3}, S_{1}, \ldots, S_{y}, P_{1}, \ldots, P_{y}, M_{1}, \ldots, M_{y}, N_{1}, \ldots, N_{y}$ | $C_{1}, \ldots, C_{y}, C_{1} \ldots, C_{y}$ | 0 |
| $K_{2}, K_{6}, K_{4}, S_{1}, \ldots, S_{y}, P_{1}, \ldots, P_{y}, M_{1}, \ldots, M_{y}, N_{1}, \ldots, N_{y}$ | $C_{1}, \ldots, C_{y}, C_{1} \ldots, C_{y}$ | $+V_{d c, 1}$ |
| $K_{2}, K_{6}, K_{4}, T_{1}, S_{2}, \ldots, S_{y}, M_{1}, \ldots, M_{y}, N_{1}, \ldots, N_{y}$ | $C_{1}, \ldots, C_{y}, C_{1} \ldots, C_{y}$ | $+2 V_{d c, 1}$ |
| $\vdots$ | $\vdots$ | $\vdots$ |
| $K_{2}, K_{6}, K_{3}, T_{1}, . ., T_{y}, X_{1}, \ldots, X_{y}$ | - | $+x\left(V_{d c, 2}+V_{d c, 1}\right)$ |
| $K_{1}, K_{5}, K_{3}, S_{1}, \ldots, S_{y}, P_{1}, \ldots, P_{y}, M_{1}, \ldots, M_{y}, N_{1}, \ldots, N_{y}$ | $C_{1}, \ldots, C_{y}, C_{1} \ldots, C_{y}$ | $-V_{d c, 1}$ |
| $K_{1}, K_{5}, K_{3}, T_{1}, S_{2}, \ldots, S_{y}, M_{1}, \ldots, M_{y}, N_{1}, \ldots, N_{y}$ | $C_{1}, \ldots, C_{y}, C_{1} \ldots, C_{y}$ | $-2 V_{d c, 2}$ |
| $\vdots$ | $\vdots$ | $\vdots$ |
| $K_{1}, K_{5}, K_{4}, T_{1}, . ., T_{y}, X_{1}, \ldots, X_{y}$ | - | $-x\left(V_{d c, 2}+V_{d c, 1}\right)$ |

## C. Ripple losses of capacitors

When the capacitors are connected in parallel with input dc voltage sources, the ripple losses of capacitors ( $P_{\text {ripple }}$ ) is created. In general, the losses ripple of capacitors can be calculated by Eq. (30):

$$
\begin{equation*}
P_{\text {ripple }}=\frac{1}{2 T}\left[\sum_{i=1}^{y}\left(C_{i} \Delta V_{C i}+C^{\prime}{ }_{i} \Delta V_{C^{\prime} i}\right)\right] \tag{30}
\end{equation*}
$$

Where, $\Delta V_{C i}$ and $\Delta V_{C^{\prime} i}$ are the ripple voltage of capacitors $C_{i}$ and $C_{i}^{\prime}$, respectively. Then, the total power losses of the proposed SCMC topology ( $P_{\text {loss }}$ ) can be calculated as follows:

$$
\begin{equation*}
P_{\text {loss }}=P_{c, I G B T}+P_{c, a n t i}+P_{o n}+P_{o f f}+P_{\text {ripple }} \tag{31}
\end{equation*}
$$

Using (31) and (32), the efficiency of the presented SCMC topology will be:

$$
\begin{equation*}
\eta=\frac{P_{\text {out }}}{P_{\text {in }}}=\frac{P_{\text {in }}-P_{\text {loss }}}{P_{\text {in }}} \tag{32}
\end{equation*}
$$

## 6. COMPARISON OF PROPOSED SCMC TOPOLOGY WITH OTHER STRUCTURES

In this section, the studied SCMC structure is compared with traditional multilevel converter and those presented in [10-19] and conventional multilevel converters such as FC, NPC, and CHB topologies. The number of required switches (Nsw), dc voltage sources ( $N d c$ ), and capacitors (Ncap) in the proposed SCMC topology are:

$$
\begin{gather*}
N_{s w}=6(y+1)  \tag{33}\\
N_{d c}=2  \tag{34}\\
N_{c a p}=2 y \tag{35}
\end{gather*}
$$

Table 2 compares the features of the proposed 17-level multilevel converter with proposed 17-level converters in [10-20] and conventional structures in terms of the number of required switches, dc voltage sources, diodes, capacitors, and voltage on switches. Based on this table, it is clear that the number of required switches in the proposed 17 -level converter and proposed topology in [12] is less than other topologies. Compared to the proposed multilevel converters in [17-20], FC and NPC topologies, the presented 17-level converter needs lower capacitors. The studied $17-l e v e l$ converter does not require power diodes. However, NPC and presented the 17-level converter in
[18] require higher diodes. The CHB structure and illustrated 17-level converters in [10-16] require eight dc voltage sources. However, the proposed 17-level converter requires only two dc voltage sources. The total voltage on the switches in per unit (to $V_{d c}$ ) in the proposed 17-level converter is less than proposed 17-level converters in [10-15, 17, 19].

According to the provided comparison in table 3, it is clear that the proposed topologies in [10-16] and conventional topologies are unable to boost the amplitude of input dc voltage source. However, the presented topologies in [17-20] can boost the value of input dc voltage source. Moreover, based on the information provided in Table 3, it is clear that the presented topology in [18] cannot be used in bidirectional flow applications which restricts it applications in inductive loads.

All comparison results prove that the proposed topology requires lower power electronic elements in comparison with other topologies which reduce the manufacturing cost, volume and circuit size. Capabilities of voltage boosting and inherent voltage balancing of capacitors are other merits of proposed converter.

Table 3. Comparison of features of the proposed 17-level converter with proposed 17-level converters in [10-20] and conventional structures

| Top. | $N_{s w}$ | $N_{c a p}$ | $N_{d}$ | $N_{d c}$ | $V_{s w}$ (pu.) | Voltage <br> Boosting | Bidirectional <br> powerflow <br> applications |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| FC | 32 | 8 | 0 | 1 | 32 | No | Yes |
| NPC | 32 | 8 | 240 | 1 | 32 | No | Yes |
| CHB | 32 | 0 | 0 | 8 | 32 | No | Yes |
| $[10]$ | 20 | 0 | 0 | 8 | 76 | No | Yes |
| $[11]$ | 20 | 0 | 0 | 8 | 56 | No | Yes |
| $[12]$ | 18 | 0 | 0 | 8 | 48 | No | Yes |
| $[13]$ | 22 | 0 | 0 | 8 | 90 | No | Yes |
| $[14]$ | 20 | 0 | 0 | 8 | 48 | No | Yes |
| $[15]$ | 25 | 0 | 0 | 8 | 56 | No | Yes |
| $[16]$ | 24 | 0 | 0 | 8 | 36 | No | Yes |
| $[17]$ | 25 | 7 | 0 | 1 | 56 | Yes | Yes |
| $[18]$ | 12 | 7 | 14 | 1 | 40 | Yes | No |
| $[19]$ | 16 | 3 | 0 | 2 | 53 | Yes | Yes |
| $[20]$ | 14 | 4 | 2 | 2 | 40 | Yes | Yes |
| Proposed | 12 | 2 | 0 | 2 | 44 | Yes | Yes |



Fig. 5. (a) experimented 13-level converter, (b) photo of the prototype.

## 7. EXPERIMENTAL RESULTS

In this section, the features of the experimented 13-level converter are studied, which its structure is illustrated in Fig. 5(a). The prototype of the 13-level converter and experimental setup is indicated in Fig. 5(b). The type of used drivers and switches are TLP250 and IRF470, respectively. The value of used capacitors is similar to the values of $3000 \mu \mathrm{~F}$.

In order to control the switching pulses, a microcontroller is utilized. It is noticeable that there are several modulation strategies for multilevel converter topologies such as

- Space vector pulse width modulation [21-23]
- Multi-carrier pulse width modulation [24, 25]
- selective harmonic elimination pulse width modulation [26, 27]
- Fundamental frequency modulation [28, 29].

The space vector and multi-carrier pulse width modulation techniques are working in high switching frequencies, which result in extra power losses. However, the selective harmonic elimination and the fundamental frequency modulation are better than the mentioned strategies due to the low switching frequency, which causes the power losses to be reduced. The sinusoidal waveform of output voltage in the multilevel converter using fundamental frequency modulation and its generated levels are illustrated in Fig. 6. It is considered that the elimination of special harmonics is not the aim of this paper. As indicated in this figure, $V_{r e f}$ and $\alpha_{1,2}, \ldots$ represent the maximum magnitude of reference waveform and switching angles, respectively.

Using fundamental frequency modulation, the switching an-


Fig. 6. The waveform of the output voltage of the proposed structure using fundamental frequency modulation.
gles are obtained by the following equation:

$$
\begin{equation*}
\alpha_{j}=\sin ^{-1}\left(\frac{2 j-1}{2 N_{\text {level }}}\right) \quad j=1,2, \ldots .,\left(\frac{N_{\text {level }}-1}{2}\right) \tag{36}
\end{equation*}
$$

In general, total harmonic distortion (THD) is an operation parameter that provides the harmonics contents of output voltage and current waveforms. The THD for sinusoidal waveform is calculated as follows:

$$
\begin{equation*}
T H D=\sqrt{\left(\frac{V_{o, r m s}}{V_{o, 1}}\right)^{2}-1} \tag{37}
\end{equation*}
$$

Where, $V_{o, r m s}$ and $V_{o, 1}$ are the rms and fundamental values of output voltage, respectively. $V_{o, r m s}$ and $V_{o, 1}$ can be calculated as follows:

$$
\begin{gather*}
V_{o, r m s}=\frac{V \sqrt{8}}{\pi} \sqrt{\sum_{n=1,3,5, \ldots}^{\infty}\left(\sum_{j=1}^{N_{\text {level }}} \frac{\cos \left(n \alpha_{j}\right)}{n}\right)^{2}}  \tag{38}\\
V_{o, 1}=\frac{V \sqrt{8}}{\pi} \sum_{j=1}^{N_{\text {level }}} \cos \left(\alpha_{j}\right) \tag{39}
\end{gather*}
$$

The amplitude of used dc voltage sources has been selected as symmetric with the equal values of 55 V . The type of used load is resistance-inductive with the values of $R=55 \Omega$ and $L=60$ mH . The waveforms of output voltage and current along with their harmonic spectrum are indicated in Fig. 7. Based on Fig 7 (a) and (c), it is clear that the height of each step is 55 V and the THD of the output voltage is $5.87 \%$. The sum value of input dc voltage sources is 110 V . However, the maximum value of output voltage is almost 330 V . It means that the maximum value of output voltage is three times of the sum value of input sources. Therefore, the experimented 13-level converter can act as a boost converter. According to Fig. 7 (a) and (d), the maximum value of output current is 6 A and the THD of output current is $1.07 \%$. The experimental and simulation waveforms of the voltage of the capacitors C 1 and C 2 are shown in Fig. 8(a) and (b), respectively. These figures prove that the voltage of capacitors is similar with the amplitude of 55 V with voltage balancing capability.

The voltage waveforms of switches of the experimented 17level converter are indicated in Fig. 9. Fig. 9(a) indicates the voltage waveform of the switch $P_{2}$. According to this figure, it is obvious that the value of the voltage on the switch $P_{2}$ is 110 V . The voltage waveform on the switch $K_{2}$ is indicated in Fig. 9(b). This figure verifies that the maximum voltage on this switch is 165 V. Moreover, the voltage on the switch $S_{1}$ is indicated in Fig. 9(c). This figure shows that the maximum voltage on this switch


Fig. 7. (a) The experimental waveforms of output current and voltage, (b) The simulation waveforms of output current and voltage, (c) harmonic spectrum of output voltage, (d) harmonic spectrum of output current.
is 55 V . In addition, Fig. 9(d) illustrates the voltage waveform of the switch $K_{5}$. According to this figure, it is clear that the value of the voltage on the switch $K_{5}$ is 330 V . the total maximum voltage on the switches of the experimented 13-level converter is 2090 V .

The values of input and output powers are 1682 W and 1608 W , respectively. Then, the total value of power losses is almost


Fig. 8. The experimental and simulation waveforms of the voltage of the capacitors (a) C1 and (b) C2.

74W. Therefore, the efficiency of the experimented converter based on the measurements is $95.6 \%$. All simulation results and experimental results verify the performance and mathematical analysis of the studied topology.

## 8. CONCLUSION

In this paper, a new switched-capacitor multilevel converter was proposed. The proposed structure can operate as a high voltage gain converter using several switched-capacitor units. In this structure, as the number of used switched-capacitors increases, the number of generated output voltage levels and the


Fig. 9. The voltage of some switches of the experimented 17level converter (a) $P_{2}$ (b) $K_{2}$, (c) $S_{1}$ (d) $K_{5}$.
voltage gain of the converter is increased. It was shown that the proposed SCMC converter uses only two high voltage switches. However, the proposed topologies in [15, 17, 18] utilize four high voltage switches in their structures. The proposed topology can be used in inductive loads. However, the proposed SCMC topology in [18] can be used in high power factor loads. It was shown that the proposed SCMC topology needs lower dc voltage sources, capacitors, and switches, which reduces the cost and size. The experimental results for the studied 13-level converter have verified the performance of the proposed converter.

## REFERENCES

1. S.H. Hosseini, R. Shalchi, and A. Zarrin Gharehkoushan, "Enhancement of extracted maximum power from partially shaded multi-string PV panels using a new cascaded high step-up DC-DC-AC converter," 9th Int. Conf. on Electrical and Electronics Engineering (ELECO), pp. 644-648, 2015.
2. S. Hakimi and A. Hajizadeh, "Integration of photovoltaic power units to power distribution system through modular multilevel converter," Energies, vol. 11, no. 10, pp. 2753, 2018.
3. S. Du, W. Bin, and N. Zargari, "Delta-channel modular multilevel converter for a variable-speed motor drive application," IEEE Transactions on Industrial Electronics, vol. 65, no. 8, pp. 6131-6139, 2018.
4. J. Celikovic, D. Ratul, L. Hanh-Phuc, and D. Maksimovic, "Modeling of capacitor voltage imbalance in flying capacitor multilevel DC-DC converters," In 20th Workshop on Control and Modeling for Power Electronics (COMPEL), pp. 1-8, 2019.
5. C. Feng, J. Liang, and V.G. Agelidis, "Modified phase-shifted PWM control for flying capacitor multilevel converters," IEEE Transactions on Power Electronics, vol. 22, no. 1, pp.178-185, 2007.
6. C. Sanghun and M. Saeedifard, "Capacitor voltage balancing of flying capacitor multilevel converters by space vector PWM," IEEE Transactions on Power Delivery, pp. 27, no. 3, pp. -1161, 2012.
7. J. Barros, J. Dionísio, and J. Fernando Silva, "Optimal predictive control of three-phase NPC multilevel converter for power quality applications," IEEE transactions on industrial electronics, vol. 55 , no. 10, pp. 36703681, 2008.
8. A. Mortezaei, G. S. Marcelo, T. Busarello, F. P. Marafão, and A. Al-Durra, "Grid-connected symmetrical cascaded multilevel converter for power quality improvement," IEEE Transactions on Industry Applications, vol. 54, no. 3, pp. 2792-2805.
9. S. Dutta, R. Mallik, B. Majmunovic, S. Mukherjee, G.S. Seo, D. Maksimovic, and B. Johnson, "Decentralized carrier interleaving in cascaded multilevel DC-AC converters," In 2019 20th Workshop on Control and Modeling for Power Electronics (COMPEL), pp. 1-6. 2019.
10. E. Javad, E. Babaei, and G. B. Gharehpetian, "A new multilevel converter topology with reduced number of power electronic components," IEEE Transactions on industrial electronics, vol. 59, no. 2, pp. 655-667.
11. R. Shalchi, S. H. Hosseini, E. Babaei, and M. Sabahi, "A new general multilevel converter topology based on cascaded connection of sub-multilevel units with reduced switching components, DC sources, and blocked voltage by switches," IEEE Transactions on Industrial Electronics, vol. 63, no. 11, pp. 7157-7164, 2016.
12. R. Shalchi, S. H. Hosseini, E. Babaei, and M. Sabahi, "Optimal design of new cascaded switch-ladder multilevel inverter structure," IEEE Transactions on Industrial Electronics, vol. 64, no. 3, pp. 2072-2080. 2016.
13. R. Shalchi, E. Babaei, S. H. Hosseini, and M. Sabahi, "A developed twoleg ladder multilevel converter structure," Journal of Circuits, Systems and Computers, pp. 27, no. 12, pp. 1-17, 2018.
14. E. Babaei and S. H. Hosseini, "New cascaded multilevel inverter topology with minimum number of switches," Energy Conversion and Management, vol. 50, no. 11, pp. 2761-2767, 2009.
15. Y. Hinago and H. Koizumi, "A single-phase multilevel inverter using switched series/parallel DC voltage sources," IEEE transactions on industrial electronics, vol. 57, no. 8, pp.2643-2650, 2009.
16. R. Shalchi, D. Nazarpour, S. H. Hosseini, and M. Sabahi, "Novel singlephase multilevel inverter topology based on cascaded connection of basic units," Asian Power Electronic Journal, vol. 8, no. 1, pp. 24-29, 2014.
17. Y. Hinago and H. Koizumi, "A switched-capacitor inverter using series/parallel conversion with inductive load," IEEE Transactions on industrial electronics, vol. 59, no. 2, pp. 878-887, 2011.
18. Y. Ye, K. Cheng, J. Liu, and K. Ding, "A step-up switched-capacitor multilevel inverter with self-voltage balancing," IEEE Transactions on industrial electronics, vol. 61, no. 12, pp. 6672-6680, 2014.
19. Y. Chi, S. R. Raman, Y. Ye, and K. W. E. Cheng, "Generalized topology of a hybrid switched-capacitor multilevel inverter for high-frequency AC power distribution," IEEE Journal of Emerging and Selected Topics in

Power Electronics, 2019.
20. R. Barzegarkhoo, M. Moradzadeh, E. Zamiri, H. M. Kojabadi, and F. Blaabjerg, "A new boost switched-capacitor multilevel converter with reduced circuit devices," IEEE Transactions on Power Electronics, vol. 33, no. 8, pp.6738-6754, 2017.
21. B. Hemanth, M. M. Lokhande, K. R. Reddy, and V. B. Borghate, "An improved space vector pulse width modulation for nine-level asymmetric cascaded H-bridge three-phase inverter," Arabian Journal for Science and Engineering, vol. 44, no. 3, pp. 2453-2465, 2019.
22. J. Weidong, P. Wang, M. Ma, J. Wang, J. Li, L. Li, and K. Chen, "A novel virtual space vector modulation with reduced common-mode voltage and eliminated neutral point voltage oscillation for neutral point clamped three-level inverter," IEEE Transactions on Industrial Electronics, 2019.
23. Y. Wenxi, H. Hu, and Z. Lu, "Comparisons of space-vector modulation and carrier-based modulation of multilevel inverter," IEEE transactions on Power Electronics, vol. 23, no. 1, pp. 45-51, 2008.
24. S. Rao, D. V. Nagaraja, A. Kumar, and C. S. Babu, "Implementation of cascaded based reversing voltage multilevel inverter using multi carrier modulation strategies," International Journal of Power Electronics and Drive Systems, vol. 9, no. 1, pp. 220, 2018.
25. R. Deepak and S. S. Williamson, "A simplified space vector pulse width modulation implementation in modular multilevel converters for electric ship propulsion systems," IEEE Transactions on Transportation Electrification, vol. 5, no. 1, pp. 335-342, 2018.
26. R. Shalchi and S. H. Hosseini, "A new multilevel inverter structure for high-power applications using multi-carrier PWM switching strategy," International Journal of Power Electronics and Drive Systems, vol. 6, no. 2, pp. 318-325, 2015.
27. K. Georgios, M. Ciobotaru, and V. Agelidis, "Selective harmonic elimination pulse-width modulation of modular multilevel converters," IET Power Electronics, vol. 6, no. 1, pp. 96-107, 2013.
28. R. Shalchi, S. H. Hosseini, E. Babaei, M. Sabahi, and A. Zarrin Gharehkoushan, "Optimal design of new cascade multilevel converter topology based on series connection of extended sub-multilevel units," IET Power Electronics, vol. 9, no. 7, pp. 1341-1349, 2016.
29. R. Shalchi, S. H. Hosseini, E. Babaei, and M. Sabahi, "A new singlephase multilevel converter topology with reduced power electronic devices, voltage rating on switches, and power losses," International Journal of Circuit Theory and Applications, vol. 46, no. 7, pp. 1372-1391, 2018.

